(8( HKgoogle,veyron-brain-rev0google,veyron-braingoogle,veyronrockchip,rk3288& 7Google Brainaliases=/ethernet@ff290000G/i2c@ff650000L/i2c@ff140000Q/i2c@ff660000V/i2c@ff150000[/i2c@ff160000`/i2c@ff170000e/mmc@ff0f0000k/mmc@ff0c0000q/mmc@ff0d0000w/mmc@ff0e0000}/serial@ff180000/serial@ff190000/serial@ff690000/serial@ff1b0000/serial@ff1c0000/spi@ff110000/spi@ff120000/spi@ff130000arm-pmuarm,cortex-a12-pmu0cpusrockchip,rk3066-smpcpu@500cpuarm,cortex-a12'@5<rV bcpu@501cpuarm,cortex-a12'@5<rbcpu@502cpuarm,cortex-a12'@5<rbcpu@503cpuarm,cortex-a12'@5<rbcpu-opp-tableoperating-points-v2jbopp-126000000u| opp-216000000u | opp-408000000uQ| opp-600000000u#F| opp-696000000u)||~opp-816000000u0,|B@opp-1008000000u<|opp-1200000000uG|opp-1416000000uTfr|Oopp-1512000000uZJ|opp-1608000000u_"| opp-1704000000ue|popp-1800000000ukI|\bus simple-busdma-controller@ff250000arm,pl330arm,primecell%@5 apb_pclkbdma-controller@ff600000arm,pl330arm,primecell`@5 apb_pclk disableddma-controller@ffb20000arm,pl330arm,primecell@5 apb_pclkbYreserved-memorydma-unusable@fe000000oscillator fixed-clockn6xin24mb timerarm,armv7-timer0   n6timer@ff810000rockchip,rk3288-timer  H 5 a timerpclkdisplay-subsystemrockchip,display-subsystem5 mmc@ff0c0000rockchip,rk3288-dw-mshc;р 5Drvbiuciuciu-driveciu-sampleI  @Treset disabledmmc@ff0d0000rockchip,rk3288-dw-mshc;р 5Eswbiuciuciu-driveciu-sampleI ! @Tresetokay`j{ default mmc@ff0e0000rockchip,rk3288-dw-mshc;р 5Ftxbiuciuciu-driveciu-sampleI "@Treset disabledmmc@ff0f0000rockchip,rk3288-dw-mshc;р 5Guybiuciuciu-driveciu-sampleI #@Tresetokay`/MXdefault saradc@ff100000rockchip,saradc $g5I[saradcapb_pclkW Tsaradc-apb disabledspi@ff110000(rockchip,rk3288-spirockchip,rk3066-spi5ARspiclkapb_pclky  ~txrx ,default disabledspi@ff120000(rockchip,rk3288-spirockchip,rk3066-spi5BSspiclkapb_pclky ~txrx -default disabledspi@ff130000(rockchip,rk3288-spirockchip,rk3066-spi5CTspiclkapb_pclky~txrx .default !"#okay flash@0jedec,spi-nori2c@ff140000rockchip,rk3288-i2c >i2c5Mdefault$okay2dtpm@20infineon,slb9645tt i2c@ff150000rockchip,rk3288-i2c ?i2c5Odefault% disabledi2c@ff160000rockchip,rk3288-i2c @i2c5Pdefault&okay2,i2c@ff170000rockchip,rk3288-i2c Ai2c5Qdefault' disabledserial@ff180000&rockchip,rk3288-uartsnps,dw-apb-uart 75MUbaudclkapb_pclky~txrxdefault ()*okaybluetoothdefault +,-brcm,bcm43540-bt  . . ,.@-Jserial@ff190000&rockchip,rk3288-uartsnps,dw-apb-uart 85NVbaudclkapb_pclky~txrxdefault/okayserial@ff690000&rockchip,rk3288-uartsnps,dw-apb-uarti 95OWbaudclkapb_pclkdefault0okayserial@ff1b0000&rockchip,rk3288-uartsnps,dw-apb-uart :5PXbaudclkapb_pclky~txrxdefault1 disabledserial@ff1c0000&rockchip,rk3288-uartsnps,dw-apb-uart ;5QYbaudclkapb_pclky  ~txrxdefault2 disabledthermal-zonesreserve_thermalaw3cpu_thermaladw3tripscpu_alert0ppassiveb4cpu_alert1$passiveb5cpu_crit criticalcooling-mapsmap040map150gpu_thermaladw3tripsgpu_alert04passiveb6gpu_crit criticalcooling-mapsmap06 7tsadc@ff280000rockchip,rk3288-tsadc( %5HZtsadcapb_pclk Ttsadc-apbinitdefaultsleep898:Hokay%b3ethernet@ff290000rockchip,rk3288-gmac)@macirqeth_wake_irq:85fgc]Mstmmacethmac_clk_rxmac_clk_txclk_mac_refclk_mac_refoutaclk_macpclk_macB Tstmmaceth disabledusb@ff500000 generic-ehciP 5P;Uusbokay_usb@ff5400002rockchip,rk3288-usbrockchip,rk3066-usbsnps,dwc2T 5otguhostP< Uusb2-phy}okayusb@ff5800002rockchip,rk3288-usbrockchip,rk3066-usbsnps,dwc2X 5otguhost@@ P= Uusb2-phyokayz=usb@ff5c0000 generic-ehci\ 5 disabledi2c@ff650000rockchip,rk3288-i2ce <i2c5Ldefault>okay2dpmic@1brockchip,rk808xin32kwifibt_32kin&?default @AB#1=IUamyCD DbregulatorsDCDC_REG1vdd_arm q qb regulator-state-memDCDC_REG2vdd_gpu 5qburegulator-state-memDCDC_REG3 vcc135_ddrregulator-state-mem0DCDC_REG4vcc_18w@w@bregulator-state-mem0Hw@LDO_REG3vdd_10B@B@regulator-state-mem0HB@LDO_REG7 vdd10_lcdB@B@dregulator-state-memSWITCH_REG1 vcc33_lcdbXregulator-state-memSWITCH_REG2 vcc18_hdmidi2c@ff660000rockchip,rk3288-i2cf =i2c5NdefaultEokay2 pwm@ff680000rockchip,rk3288-pwmhdefaultF5_pwm disabledpwm@ff680010rockchip,rk3288-pwmhdefaultG5_pwmokaybpwm@ff680020rockchip,rk3288-pwmh defaultH5_pwm disabledpwm@ff680030rockchip,rk3288-pwmh0defaultI5_pwm disabledsram@ff700000 mmio-sramppsmp-sram@0rockchip,rk3066-smp-sramsram@ff720000#rockchip,rk3288-pmu-srammmio-sramrpower-management@ff730000&rockchip,rk3288-pmusysconsimple-mfdsbpower-controller!rockchip,rk3288-power-controllerh b\pd_vio@9 5chgfdehilkj$JKLMNOPQRpd_hevc@11 5opSTpd_video@12 5Upd_gpu@13 5VWreboot-modesyscon-reboot-modeRBRBRB RBsyscon@ff740000rockchip,rk3288-sgrfsyscontclock-controller@ff760000rockchip,rk3288-cruv:Hjk$#gׄeрxhрxhbsyscon@ff770000&rockchip,rk3288-grfsysconsimple-mfdwb:edp-phyrockchip,rk3288-dp-phy5h24m disabledblio-domains"rockchip,rk3288-io-voltage-domainokayC(6CFCTX`usbphyrockchip,rk3288-usb-phyokayusb-phy@320 5]phyclk Tphy-resetb=usb-phy@33445^phyclk Tphy-resetb;usb-phy@348H5_phyclk Tphy-resetb<watchdog@ff800000 rockchip,rk3288-wdtsnps,dw-wdt5p Ookaysound@ff88b0000,rockchip,rk3288-spdifrockchip,rk3066-spdifl5T mclkhclkyY~tx 6defaultZ: disabledi2s@ff890000(rockchip,rk3288-i2srockchip,rk3066-i2sl 55Ri2s_clki2s_hclkyYY~txrxdefault[} disabledcypto-controller@ff8a0000rockchip,rk3288-crypto@ 0 5}aclkhclksclkapb_pclk Tcrypto-rstokayiommu@ff900800rockchip,iommu@ @iep_mmu5 aclkiface disablediommu@ff914000rockchip,iommu @P @isp_mmu5 aclkiface disabledrga@ff920000rockchip,rk3288-rga 5jaclkhclksclk\ ilm Tcoreaxiahbvop@ff930000rockchip,rk3288-vop  5aclk_vopdclk_vophclk_vop\ def Taxiahbdclk]okayportb endpoint@0^bqendpoint@1_bmendpoint@2`bgendpoint@3abjiommu@ff930300rockchip,iommu  @vopb_mmu5 aclkiface\ okayb]vop@ff940000rockchip,rk3288-vop  5aclk_vopdclk_vophclk_vop\  Taxiahbdclkb disabledportb endpoint@0cbrendpoint@1dbnendpoint@2ebhendpoint@3fbkiommu@ff940300rockchip,iommu  @vopl_mmu5 aclkiface\  disabledbbmipi@ff960000*rockchip,rk3288-mipi-dsisnps,dw-mipi-dsi@ 5~d refpclk\ : disabledportsportendpoint@0gb`endpoint@1hbelvds@ff96c000rockchip,rk3288-lvds@5g pclk_lvdslcdci\ : disabledportsport@0endpoint@0jbaendpoint@1kbfdp@ff970000rockchip,rk3288-dp@ b5icdppclkPlUdpoTdp: disabledportsport@0endpoint@0mb_endpoint@1nbdhdmi@ff980000rockchip,rk3288-dw-hdmil: g5hmniahbisfrcec\ okaydefaultunwedgeopportsportendpoint@0qb^endpoint@1rbcvideo-codec@ff9a0000rockchip,rk3288-vpu   @vepuvdpu5 aclkhclks\ iommu@ff9a0800rockchip,iommu @vpu_mmu5 aclkiface\ bsiommu@ff9c0440rockchip,iommu @@@ o @hevc_mmu5 aclkiface disabledgpu@ffa30000#rockchip,rk3288-maliarm,mali-t760$ @jobmmugpu5t\ okayub7gpu-opp-tableoperating-points-v2btopp-100000000u|~opp-200000000u |~opp-300000000u|B@opp-400000000uׄ|opp-600000000u#F|qos@ffaa0000syscon bVqos@ffaa0080syscon bWqos@ffad0000syscon bKqos@ffad0100syscon bLqos@ffad0180syscon bMqos@ffad0400syscon bNqos@ffad0480syscon bOqos@ffad0500syscon bJqos@ffad0800syscon bPqos@ffad0880syscon bQqos@ffad0900syscon bRqos@ffae0000syscon bUqos@ffaf0000syscon bSqos@ffaf0080syscon bTefuse@ffb40000rockchip,rk3288-efuse 5q pclk_efusecpu-id@7cpu_leakage@17interrupt-controller@ffc01000 arm,gic-400  @ @ `   bpinctrlrockchip,rk3288-pinctrl:default vwxgpio0@ff750000rockchip,gpio-banku Q5@ 1 A  b?gpio1@ff780000rockchip,gpio-bankx R5A 1 A  gpio2@ff790000rockchip,gpio-banky S5B 1 A  bgpio3@ff7a0000rockchip,gpio-bankz T5C 1 A  gpio4@ff7b0000rockchip,gpio-bank{ U5D 1 A  b.gpio5@ff7c0000rockchip,gpio-bank| V5E 1 A  gpio6@ff7d0000rockchip,gpio-bank} W5F 1 A  gpio7@ff7e0000rockchip,gpio-bank~ X5G 1 A  bDgpio8@ff7f0000rockchip,gpio-bank Y5H 1 A  hdmihdmi-cec-c0 Myhdmi-cec-c7 Myhdmi-ddc Myybohdmi-ddc-unwedge Mzybpvcc50-hdmi-en Mybpcfg-output-low [bzpcfg-pull-up fb{pcfg-pull-down sb|pcfg-pull-none bypcfg-pull-none-12ma  bsleepglobal-pwroff Mybxddrio-pwroff Mybwddr0-retention M{bvddr1-retention M{edpedp-hpd M |i2c0i2c0-xfer Myyb>i2c1i2c1-xfer Myyb$i2c2i2c2-xfer M y ybEi2c3i2c3-xfer Myyb%i2c4i2c4-xfer Myyb&i2c5i2c5-xfer Myyb'i2s0i2s0-bus` Myyyyyyb[lcdclcdc-ctl@ Myyyybisdmmcsdmmc-clk Mysdmmc-cmd M{sdmmc-cd M{sdmmc-bus1 M{sdmmc-bus4@ M{{{{sdio0sdio0-bus1 M{sdio0-bus4@ M}}}}bsdio0-cmd M}bsdio0-clk M}bsdio0-cd M{sdio0-wp M{sdio0-pwr M{sdio0-bkpwr M{sdio0-int M{wifienable-h Mybbt-enable-l Myb,bt-host-wake M|bt-host-wake-l Myb+bt-dev-wake-sleep Mzbt-dev-wake-awake M~bt-dev-wake Myb-sdio1sdio1-bus1 M{sdio1-bus4@ M{{{{sdio1-cd M{sdio1-wp M{sdio1-bkpwr M{sdio1-int M{sdio1-cmd M{sdio1-clk Mysdio1-pwr M {emmcemmc-clk M}bemmc-cmd M}bemmc-pwr M {emmc-bus1 M{emmc-bus4@ M{{{{emmc-bus8 M}}}}}}}}bemmc-reset M ybspi0spi0-clk M {bspi0-cs0 M {bspi0-tx M{bspi0-rx M{bspi0-cs1 M{spi1spi1-clk M {bspi1-cs0 M {bspi1-rx M{bspi1-tx M{bspi2spi2-cs1 M{spi2-clk M{b spi2-cs0 M{b#spi2-rx M{b"spi2-tx M {b!uart0uart0-xfer M{yb(uart0-cts M{b)uart0-rts Myb*uart1uart1-xfer M{ yb/uart1-cts M {uart1-rts M yuart2uart2-xfer M{yb0uart3uart3-xfer M{yb1uart3-cts M {uart3-rts M yuart4uart4-xfer M{yb2uart4-cts M {uart4-rts M ytsadcotp-gpio M yb8otp-out M yb9pwm0pwm0-pin MybFpwm1pwm1-pin MybGpwm2pwm2-pin MybHpwm3pwm3-pin MybIgmacrgmii-pins Myyyyyyy yyrmii-pins Myyyyyyyyyyspdifspdif-tx M ybZpcfg-pull-none-drv-8ma  b}pcfg-pull-up-drv-8ma f pcfg-output-high b~buttonspwr-key-l M{bpmicpmic-int-l M{b@dvs-1 M |bAdvs-2 M|bBrebootap-warm-reset-h M ybrecovery-switchrec-mode-l M {tpmtpm-int-h Mywrite-protectfw-wp-ap Myusb-hostusb2-pwr-en M ybchosen serial2:115200n8memorymemorypower-button gpio-keysdefaultpower Power ? t d#gpio-restart gpio-restart ? default emmc-pwrseqmmc-pwrseq-emmcdefault bsdio-pwrseqmmc-pwrseq-simple5 ext_clockdefault .b vcc-5vregulator-fixedvcc_5vLK@LK@bvcc33-sysregulator-fixed vcc33_sys2Z2Z bvcc50-hdmiregulator-fixed vcc50_hdmi   Ddefaultvdd-logicpwm-regulator vdd_logic   !{ 5~pvcc33_ioregulator-fixed vcc33_io bCvcc5-host2-regulatorregulator-fixed  ? default vcc5_host2 #address-cells#size-cellscompatibleinterrupt-parentmodelethernet0i2c0i2c1i2c2i2c3i2c4i2c5mshc0mshc1mshc2mshc3serial0serial1serial2serial3serial4spi0spi1spi2interruptsinterrupt-affinityenable-methodrockchip,pmudevice_typeregresetsoperating-points-v2#cooling-cellsclock-latencyclocksdynamic-power-coefficientcpu0-supplyphandleopp-sharedopp-hzopp-microvoltranges#dma-cellsarm,pl330-broken-no-flushpclock-namesstatusclock-frequencyclock-output-names#clock-cellsarm,cpu-registers-not-fw-configuredarm,no-tick-in-suspendportsmax-frequencyfifo-depthreset-namesbus-widthcap-sd-highspeedcap-sdio-irqkeep-power-in-suspendmmc-pwrseqnon-removablepinctrl-namespinctrl-0sd-uhs-sdr12sd-uhs-sdr25sd-uhs-sdr50sd-uhs-sdr104vmmc-supplyvqmmc-supplycap-mmc-highspeedrockchip,default-sample-phasedisable-wpmmc-hs200-1_8v#io-channel-cellsdmasdma-namesrx-sample-delay-nsspi-max-frequencyi2c-scl-falling-time-nsi2c-scl-rising-time-nspowered-while-suspendedreg-shiftreg-io-widthhost-wakeup-gpiosshutdown-gpiosdevice-wakeup-gpiosmax-speedbrcm,bt-pcm-int-paramspolling-delay-passivepolling-delaythermal-sensorstemperaturehysteresistripcooling-devicepinctrl-1pinctrl-2#thermal-sensor-cellsrockchip,grfrockchip,hw-tshut-temprockchip,hw-tshut-moderockchip,hw-tshut-polarityinterrupt-namesphysphy-namesneeds-reset-on-resumedr_modesnps,reset-phy-on-wakesnps,need-phy-for-wakeg-np-tx-fifo-sizeg-rx-fifo-sizeg-tx-fifo-sizeassigned-clocksassigned-clock-parentsrockchip,system-power-controllerwakeup-sourcevcc1-supplyvcc2-supplyvcc3-supplyvcc4-supplyvcc7-supplyvcc8-supplyvcc12-supplyvddio-supplydvs-gpiosregulator-nameregulator-always-onregulator-boot-onregulator-min-microvoltregulator-max-microvoltregulator-ramp-delayregulator-off-in-suspendregulator-on-in-suspendregulator-suspend-microvoltregulator-suspend-mem-disabled#pwm-cells#power-domain-cellspm_qosoffsetmode-normalmode-recoverymode-bootloadermode-loader#reset-cellsassigned-clock-rates#phy-cellsbb-supplydvp-supplyflash0-supplygpio1830-supplygpio30-supplylcdc-supplywifi-supply#sound-dai-cellsrockchip,playback-channelsrockchip,capture-channels#iommu-cellsrockchip,disable-mmu-resetpower-domainsiommusremote-endpointmali-supplyinterrupt-controller#interrupt-cellsgpio-controller#gpio-cellsrockchip,pinsoutput-lowbias-pull-upbias-pull-downbias-disabledrive-strengthoutput-highstdout-pathlabellinux,codedebounce-intervalpriorityreset-gpiosvin-supplyenable-active-highgpiopwmspwm-supplypwm-dutycycle-rangepwm-dutycycle-unit