y8~(e}'rockchip,rk3288-fennecrockchip,rk3288&7Rockchip RK3288 Fennec Boardaliases=/ethernet@ff290000G/i2c@ff650000L/i2c@ff140000Q/i2c@ff660000V/i2c@ff150000[/i2c@ff160000`/i2c@ff170000e/dwmmc@ff0f0000k/dwmmc@ff0c0000q/dwmmc@ff0d0000w/dwmmc@ff0e0000}/serial@ff180000/serial@ff190000/serial@ff690000/serial@ff1b0000/serial@ff1c0000/spi@ff110000/spi@ff120000/spi@ff130000arm-pmuarm,cortex-a12-pmu0cpusrockchip,rk3066-smpcpu@500cpuarm,cortex-a12`@p@ @OOa sB@ ~ ' 9  K 0 $@29EKcpu@501cpuarm,cortex-a12EKcpu@502cpuarm,cortex-a12EKcpu@503cpuarm,cortex-a12EKamba simple-busSdma-controller@ff250000arm,pl330arm,primecell%@Ze2 apb_pclkEKdma-controller@ff600000arm,pl330arm,primecell`@Ze2 apb_pclk disableddma-controller@ffb20000arm,pl330arm,primecell@Ze2 apb_pclkEQKQreserved-memorySdma-unusable@fe000000oscillator fixed-clockn6xin24mE K timerarm,armv7-timer0   n6timer@ff810000rockchip,rk3288-timer  H 2 a timerpclkdisplay-subsystemrockchip,display-subsystem dwmmc@ff0c0000rockchip,rk3288-dw-mshcр 2Drvbiuciuciu-driveciu-sample  @ disableddwmmc@ff0d0000rockchip,rk3288-dw-mshcр 2Eswbiuciuciu-driveciu-sample ! @ disableddwmmc@ff0e0000rockchip,rk3288-dw-mshcр 2Ftxbiuciuciu-driveciu-sample "@ disableddwmmc@ff0f0000rockchip,rk3288-dw-mshcр 2Guybiuciuciu-driveciu-sample #@okay"-;EdefaultS saradc@ff100000rockchip,saradc $]2I[saradcapb_pclkW osaradc-apb disabledspi@ff110000(rockchip,rk3288-spirockchip,rk3066-spi2ARspiclkapb_pclk{  txrx ,EdefaultS disabledspi@ff120000(rockchip,rk3288-spirockchip,rk3066-spi2BSspiclkapb_pclk{ txrx -EdefaultS disabledspi@ff130000(rockchip,rk3288-spirockchip,rk3066-spi2CTspiclkapb_pclk{txrx .EdefaultS disabledi2c@ff140000rockchip,rk3288-i2c >i2c2MEdefaultS disabledi2c@ff150000rockchip,rk3288-i2c ?i2c2OEdefaultS disabledi2c@ff160000rockchip,rk3288-i2c @i2c2PEdefaultS disabledi2c@ff170000rockchip,rk3288-i2c Ai2c2QEdefaultS  disabledserial@ff180000&rockchip,rk3288-uartsnps,dw-apb-uart 72MUbaudclkapb_pclkEdefaultS! disabledserial@ff190000&rockchip,rk3288-uartsnps,dw-apb-uart 82NVbaudclkapb_pclkEdefaultS" disabledserial@ff690000&rockchip,rk3288-uartsnps,dw-apb-uarti 92OWbaudclkapb_pclkEdefaultS#okayserial@ff1b0000&rockchip,rk3288-uartsnps,dw-apb-uart :2PXbaudclkapb_pclkEdefaultS$ disabledserial@ff1c0000&rockchip,rk3288-uartsnps,dw-apb-uart ;2QYbaudclkapb_pclkEdefaultS% disabledthermal-zonesreserve_thermal&cpu_thermald&tripscpu_alert0ppassiveE'K'cpu_alert1$passiveE(K(cpu_crit_ criticalcooling-mapsmap0' map1( gpu_thermald&tripsgpu_alert0ppassiveE)K)gpu_crit_ criticalcooling-mapsmap0) tsadc@ff280000rockchip,rk3288-tsadc( %2HZtsadcapb_pclk otsadc-apbEinitdefaultsleepS*+ **s disabledE&K&ethernet@ff290000rockchip,rk3288-gmac)Amacirqeth_wake_irqQ,82fgc]Mstmmacethmac_clk_rxmac_clk_txclk_mac_refclk_mac_refoutaclk_macpclk_macB ostmmacethokay^n-inputEdefaultS./012rgmii 'B@ 30usb@ff500000 generic-ehciP 2usbhost4usbokayusb@ff5400002rockchip,rk3288-usbrockchip,rk3066-usbsnps,dwc2T 2otghost5 usb2-phyokayusb@ff5800002rockchip,rk3288-usbrockchip,rk3066-usbsnps,dwc2X 2otgotg +@@ 6 usb2-phyokayusb@ff5c0000 generic-ehci\ 2usbhostokayi2c@ff650000rockchip,rk3288-i2ce <i2c2LEdefaultS7okaypmic@1brockchip,rk808&8xin32krk808-clkout2EdefaultS9::[i;u;;;;;<<<<<<regulatorsDCDC_REG1# q;pSvdd_armEKregulator-state-membDCDC_REG2# P;Svdd_gpuregulator-state-mem{B@DCDC_REG3Svcc_ddrregulator-state-mem{DCDC_REG4#2Z;2ZSvcc_ioE<K<regulator-state-mem{2ZLDO_REG1#2Z;2Z Svccio_pmuregulator-state-mem{2ZLDO_REG2#2Z;2ZSvcca_33regulator-state-membLDO_REG3#B@;B@Svdd_10regulator-state-mem{B@LDO_REG4#w@;w@Svcc_wlregulator-state-mem{w@LDO_REG5#w@;2Z Svccio_sdregulator-state-mem{2ZLDO_REG6#B@;B@ Svdd10_lcdregulator-state-mem{B@LDO_REG7#w@;w@Svcc_18regulator-state-mem{w@LDO_REG8#w@;w@ Svcc18_lcdregulator-state-mem{w@SWITCH_REG1Svcc_sdregulator-state-mem{SWITCH_REG2Svcc_lanE2K2regulator-state-mem{i2c@ff660000rockchip,rk3288-i2cf =i2c2NEdefaultS= disabledpwm@ff680000rockchip,rk3288-pwmhEdefaultS>2^pwm disabledpwm@ff680010rockchip,rk3288-pwmhEdefaultS?2^pwm disabledpwm@ff680020rockchip,rk3288-pwmh EdefaultS@2^pwm disabledpwm@ff680030rockchip,rk3288-pwmh0EdefaultSA2^pwm disabledbus_intmem@ff700000 mmio-sramp Spsmp-sram@0rockchip,rk3066-smp-sramsram@ff720000#rockchip,rk3288-pmu-srammmio-sramrpower-management@ff730000&rockchip,rk3288-pmusysconsimple-mfdsEKpower-controller!rockchip,rk3288-power-controller^hn ETKTpd_vio@9 2chgfdehilkj$BCDEFGHIJpd_hevc@11 2opKLpd_video@12 2Mpd_gpu@13 2NOreboot-modesyscon-reboot-modeRBRBRB RBsyscon@ff740000rockchip,rk3288-sgrfsyscontclock-controller@ff760000rockchip,rk3288-cruvQ,H^jk$#gׄeрxhрxhEKsyscon@ff770000&rockchip,rk3288-grfsysconsimple-mfdwE,K,edp-phyrockchip,rk3288-dp-phy2h24m4 disabledE_K_io-domains"rockchip,rk3288-io-voltage-domain disabledusbphyrockchip,rk3288-usb-phyokayEdefaultSP ?8usb-phy@3204 2]phyclkE6K6usb-phy@334442^phyclkE4K4usb-phy@3484H2_phyclkE5K5watchdog@ff800000 rockchip,rk3288-wdtsnps,dw-wdt2p O disabledsound@ff88b0000,rockchip,rk3288-spdifrockchip,rk3066-spdifN hclkmclk2T{Qtx 6EdefaultSRQ, disabledi2s@ff890000(rockchip,rk3288-i2srockchip,rk3066-i2s 5{QQtxrxi2s_hclki2s_clk2REdefaultSS_z disabledcypto-controller@ff8a0000rockchip,rk3288-crypto@ 0 2}aclkhclksclkapb_pclk ocrypto-rstokayvop@ff930000rockchip,rk3288-vop 2aclk_vopdclk_vophclk_vopT def oaxiahbdclkUokayportE K endpoint@0VEbKbendpoint@1WE`K`endpoint@2XE]K]iommu@ff930300rockchip,iommu  Avopb_mmuT okayEUKUvop@ff940000rockchip,rk3288-vop 2aclk_vopdclk_vophclk_vopT  oaxiahbdclkYokayportE K endpoint@0ZEcKcendpoint@1[EaKaendpoint@2\E^K^iommu@ff940300rockchip,iommu  Avopl_mmuT okayEYKYmipi@ff960000*rockchip,rk3288-mipi-dsisnps,dw-mipi-dsi@ 2~d refpclkT Q, disabledportsportendpoint@0]EXKXendpoint@1^E\K\dp@ff970000rockchip,rk3288-dp@ b2icdppclk_dpoodpQ, disabledportsport@0endpoint@0`EWKWendpoint@1aE[K[hdmi@ff980000rockchip,rk3288-dw-hdmiQ, g2hm iahbisfrT okayportsportendpoint@0bEVKVendpoint@1cEZKZqos@ffaa0000syscon ENKNqos@ffaa0080syscon EOKOqos@ffad0000syscon ECKCqos@ffad0100syscon EDKDqos@ffad0180syscon EEKEqos@ffad0400syscon EFKFqos@ffad0480syscon EGKGqos@ffad0500syscon EBKBqos@ffad0800syscon EHKHqos@ffad0880syscon EIKIqos@ffad0900syscon EJKJqos@ffae0000syscon EMKMqos@ffaf0000syscon EKKKqos@ffaf0080syscon ELKLinterrupt-controller@ffc01000 arm,gic-400  @ `   EKefuse@ffb40000rockchip,rk3288-efuse 2q pclk_efusecpu_leakage@17pinctrlrockchip,rk3288-pinctrlQ,Sgpio0@ff750000rockchip,gpio-banku Q2@E8K8gpio1@ff780000rockchip,gpio-bankx R2Agpio2@ff790000rockchip,gpio-banky S2Bgpio3@ff7a0000rockchip,gpio-bankz T2Cgpio4@ff7b0000rockchip,gpio-bank{ U2DE3K3gpio5@ff7c0000rockchip,gpio-bank| V2Egpio6@ff7d0000rockchip,gpio-bank} W2Fgpio7@ff7e0000rockchip,gpio-bank~ X2Ggpio8@ff7f0000rockchip,gpio-bank Y2Hhdmihdmi-ddc ddpcfg-pull-upEeKepcfg-pull-down#EfKfpcfg-pull-none2EdKdpcfg-pull-none-12ma2? EgKgsleepglobal-pwroffdE:K:ddrio-pwroffdddr0-retentioneddr1-retentioneedpedp-hpd fi2c0i2c0-xfer ddE7K7i2c1i2c1-xfer ddEKi2c2i2c2-xfer  d dE=K=i2c3i2c3-xfer ddEKi2c4i2c4-xfer ddEKi2c5i2c5-xfer ddE K i2s0i2s0-bus`ddddddESKSsdmmcsdmmc-clkdsdmmc-cmdesdmmc-cdesdmmc-bus1esdmmc-bus4@eeeesdio0sdio0-bus1esdio0-bus4@eeeesdio0-cmdesdio0-clkdsdio0-cdesdio0-wpesdio0-pwresdio0-bkpwresdio0-intesdio1sdio1-bus1esdio1-bus4@eeeesdio1-cdesdio1-wpesdio1-bkpwresdio1-intesdio1-cmdesdio1-clkdsdio1-pwr eemmcemmc-clkdE K emmc-cmdeE K emmc-pwr eEKemmc-bus1eemmc-bus4@eeeeemmc-bus8eeeeeeeeEKspi0spi0-clk eEKspi0-cs0 eEKspi0-txeEKspi0-rxeEKspi0-cs1espi1spi1-clk eEKspi1-cs0 eEKspi1-rxeEKspi1-txeEKspi2spi2-cs1espi2-clkeEKspi2-cs0eEKspi2-rxeEKspi2-tx eEKuart0uart0-xfer edE!K!uart0-ctseuart0-rtsduart1uart1-xfer e dE"K"uart1-cts euart1-rts duart2uart2-xfer edE#K#uart3uart3-xfer edE$K$uart3-cts euart3-rts duart4uart4-xfer  e dE%K%uart4-ctseuart4-rtsdtsadcotp-gpio dE*K*otp-out dE+K+pwm0pwm0-pindE>K>pwm1pwm1-pindE?K?pwm2pwm2-pindE@K@pwm3pwm3-pindEAKAgmacrgmii-pinsddddggggddd ggddE.K.rmii-pinsddddddddddphy-int eE1K1phy-pmebeE0K0phy-rsthE/K/spdifspdif-tx dERKRpcfg-output-highNEhKhpcfg-output-lowZpcfg-pull-none-drv-8ma?pcfg-pull-up-drv-8ma?pmicpmic-inteE9K9usbphyhost-drvdEPKPmemory@0memoryexternal-gmac-clock fixed-clocksY@ ext_gmacE-K-vsys-regulatorregulator-fixedSvcc_sys#LK@;LK@E;K; #address-cells#size-cellscompatibleinterrupt-parentmodelethernet0i2c0i2c1i2c2i2c3i2c4i2c5mshc0mshc1mshc2mshc3serial0serial1serial2serial3serial4spi0spi1spi2interruptsinterrupt-affinityenable-methodrockchip,pmudevice_typeregresetsoperating-points#cooling-cellsclock-latencyclockscpu0-supplylinux,phandleranges#dma-cellsarm,pl330-broken-no-flushpclock-namesstatusclock-frequencyclock-output-names#clock-cellsarm,cpu-registers-not-fw-configuredportsmax-frequencyfifo-depthbus-widthcap-mmc-highspeeddisable-wpnon-removablenum-slotspinctrl-namespinctrl-0#io-channel-cellsreset-namesdmasdma-namesreg-shiftreg-io-widthpolling-delay-passivepolling-delaythermal-sensorstemperaturehysteresistripcooling-devicepinctrl-1pinctrl-2#thermal-sensor-cellsrockchip,hw-tshut-tempinterrupt-namesrockchip,grfassigned-clocksassigned-clock-parentsclock_in_outphy-supplyphy-modesnps,reset-active-lowsnps,reset-delays-ussnps,reset-gpiotx_delayrx_delayphysphy-namesdr_modeg-np-tx-fifo-sizeg-rx-fifo-sizeg-tx-fifo-sizerockchip,system-power-controllerwakeup-sourcevcc1-supplyvcc2-supplyvcc3-supplyvcc4-supplyvcc6-supplyvcc7-supplyvcc8-supplyvcc9-supplyvcc10-supplyvcc11-supplyvcc12-supplyvddio-supplyregulator-always-onregulator-boot-onregulator-min-microvoltregulator-max-microvoltregulator-nameregulator-off-in-suspendregulator-on-in-suspendregulator-suspend-microvolt#pwm-cells#power-domain-cellspm_qosoffsetmode-normalmode-recoverymode-bootloadermode-loader#reset-cellsassigned-clock-rates#phy-cellsvbus_drv-gpios#sound-dai-cellsrockchip,playback-channelsrockchip,capture-channelspower-domainsiommusremote-endpoint#iommu-cellsinterrupt-controller#interrupt-cellsgpio-controller#gpio-cellsrockchip,pinsbias-pull-upbias-pull-downbias-disabledrive-strengthoutput-highoutput-low